Analysis of harmonic distortion in graded-channel SOI MOSFETs at high temperatures (2004)
- Authors:
- USP affiliated authors: MARTINO, JOÃO ANTONIO - EP ; PAVANELLO, MARCELO ANTONIO - EP
- Unidade: EP
- Assunto: MICROELETRÔNICA
- Language: Inglês
- Imprenta:
- Publisher: The Electrochemical Society
- Publisher place: Pennington
- Date published: 2004
- Source:
- Título do periódico: Microelectronic technology and devices SBMicro 2004. Proceedings, v. 2004-03
- Conference titles: International Symposium on Microelectronics Technology and Devices SBMICRO
-
ABNT
PAVANELLO, Marcelo Antonio et al. Analysis of harmonic distortion in graded-channel SOI MOSFETs at high temperatures. 2004, Anais.. Pennington: The Electrochemical Society, 2004. . Acesso em: 19 set. 2024. -
APA
Pavanello, M. A., Cerdeira, A., Martino, J. A., Alemán, M. A., & Flandre, D. (2004). Analysis of harmonic distortion in graded-channel SOI MOSFETs at high temperatures. In Microelectronic technology and devices SBMicro 2004. Proceedings, v. 2004-03. Pennington: The Electrochemical Society. -
NLM
Pavanello MA, Cerdeira A, Martino JA, Alemán MA, Flandre D. Analysis of harmonic distortion in graded-channel SOI MOSFETs at high temperatures. Microelectronic technology and devices SBMicro 2004. Proceedings, v. 2004-03. 2004 ;[citado 2024 set. 19 ] -
Vancouver
Pavanello MA, Cerdeira A, Martino JA, Alemán MA, Flandre D. Analysis of harmonic distortion in graded-channel SOI MOSFETs at high temperatures. Microelectronic technology and devices SBMicro 2004. Proceedings, v. 2004-03. 2004 ;[citado 2024 set. 19 ] - Potential of improved gain in operational transconductance amplifier using 0,5 Mm graded-channel SOI nMOSFET for applications in the gigahertz range
- Behavior of graded channel SOI gate-all-around NMOSFET devices at high temperatures
- Comparison between conventional and graded-channel SOI nMOSFETs in low temperature operation
- Analog performance of graded-channel SOI NMOSFETS at low temperatures
- Impact of the graded-channel architecture on double gate transistors for high-performance analog applications
- Comparison between 0.13Mm partially-depleted silicon-on-insulator technology with floating body operation at 300 K and 90 K
- Implementation of tunable resistors using graded-channel SOI MOSFETs operating in cryogenic environments
- Design of operational transconductance amplifiers with improved gain by using graded-channel SOI nMOSFETs
- Comparison between drain induced barrier lowering in partially and fully depleted 0.13'mu'm SOI nMOSFETs in low temperature operation
- Analysis of HALO implant influence on the self-heating and self-heating enhanced impact ionization on 0.13 Mm floating-body partially-depleted SOI MOSFET at low temperature
How to cite
A citação é gerada automaticamente e pode não estar totalmente de acordo com as normas