GR-Noise Characterization of Ge pFinFETs With STI First and STI Last Processes (2016)
- Authors:
- USP affiliated authors: MARTINO, JOÃO ANTONIO - EP ; AGOPIAN, PAULA GHEDINI DER - EP ; OLIVEIRA, ALBERTO VINICIUS DE - EP
- Unidade: EP
- DOI: 10.1109/led.2016.2595398
- Subjects: SEMICONDUTORES; SILÍCIO
- Language: Inglês
- Source:
- Título: IEEE Electron Device Letters
- Volume/Número/Paginação/Ano: v. 37, n. 9, p. 1092-1095, Sept. 2016
- Este artigo possui versão em acesso aberto
- URL de acesso aberto
- Versão do Documento: Versão publicada (Published version)
-
Status: Artigo possui versão em acesso aberto em repositório (Green Open Access) -
ABNT
OLIVEIRA, Alberto Vinicius de et al. GR-Noise Characterization of Ge pFinFETs With STI First and STI Last Processes. IEEE Electron Device Letters, v. 37, n. 9, p. 1092-1095, 2016Tradução . . Disponível em: https://doi.org/10.1109/led.2016.2595398. Acesso em: 11 mar. 2026. -
APA
Oliveira, A. V. de, Simoen, E., Mitard, J., Agopian, P. G. D., Langer, R., Witters, L. J., & Martino, J. A. (2016). GR-Noise Characterization of Ge pFinFETs With STI First and STI Last Processes. IEEE Electron Device Letters, 37( 9), 1092-1095. doi:10.1109/led.2016.2595398 -
NLM
Oliveira AV de, Simoen E, Mitard J, Agopian PGD, Langer R, Witters LJ, Martino JA. GR-Noise Characterization of Ge pFinFETs With STI First and STI Last Processes [Internet]. IEEE Electron Device Letters. 2016 ; 37( 9): 1092-1095.[citado 2026 mar. 11 ] Available from: https://doi.org/10.1109/led.2016.2595398 -
Vancouver
Oliveira AV de, Simoen E, Mitard J, Agopian PGD, Langer R, Witters LJ, Martino JA. GR-Noise Characterization of Ge pFinFETs With STI First and STI Last Processes [Internet]. IEEE Electron Device Letters. 2016 ; 37( 9): 1092-1095.[citado 2026 mar. 11 ] Available from: https://doi.org/10.1109/led.2016.2595398 - Low-Frequency Noise Assessment of Different Ge pFinFET STI Processes
- Split CV mobility at low temperature operation of Ge pFinFETs fabricated with STI first and last processes
- Impact of Gate Stack Layer Composition on Dynamic Threshold Voltage and Analog Parameters of Ge pMOSFETs
- Comparative analysis of the intrinsic voltage gain and unit gain frequency between SOI and bulk FinFETs up to high temperatures
- Stress engineering and proton radiation influence on off-state leakage current in triple-gate SOI devices
- Experimental Comparison Between Trigate p-TFET and p-FinFET Analog Performance as a Function of Temperature
- Different stress techniques and their efficiency on triple-gate SOI n-MOSFETs
- Influence of the Source Composition on the Analog Performance Parameters of Vertical Nanowire-TFETs
- Threshold voltage extraction in Tunnel FETs
- Low-Frequency Noise Analysis and Modeling in Vertical Tunnel FETs With Ge Source
Informações sobre a disponibilidade de versões do artigo em acesso aberto coletadas automaticamente via oaDOI API (Unpaywall).
How to cite
A citação é gerada automaticamente e pode não estar totalmente de acordo com as normas
